Part Number Hot Search : 
8870N PN41171 11400 8C21434 BD322 C1827 AN77L12 AN77L12
Product Description
Full Text Search
 

To Download PI6C2504Q Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321 21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321 21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
PI6C2504
Phase-Locked Loop Clock Driver with 4 Clock Outputs
Product Features
* High-Performance Phase-Locked-Loop Clock Distribution for Networking * Registered DIMM Synchronous DRAM modules for server/workstation/PC applications * Allows Clock Input to have Spread Spectrum modulation for EMI reduction * Zero Input-to-Output delay * Low jitter: Cycle-to-Cycle jitter 100ps max. * On-chip series damping resistor at clock output drivers for low noise and EMI reduction * Operates at 3.3V VCC * Wide range of Clock Frequencies up to 80 MHz * Package: Plastic 16-pin QSOP Package (Q)
Product Description
The PI6C2504 features a low-skew, low-jitter, phase-locked loop (PLL) clock driver, distributing high-frequency clock signals for SDRAM and server applications. By connecting the feedback FB_OUT output to the feedback FB_IN input, the propagation delay from the CLK_IN input to any clock output will be nearly zero.
Logic Block Diagram
G 4 PLL FB_IN AVCC FB_OUT Y[0:3]
Product Pin Configuration
AGND VCC Y0 Y1 GND
1 2 3 4 5 6 7 8
16 15
CLK_IN AVCC GND GND Y3 Y2 VCC FB_IN
CLK_IN
16-Pin Q
14 13 12 11 10 9
Functional Table
Inputs G L H Y[0:3] L CLK _IN Outputs FB_O UT CLK _IN CLK _IN
VCC G FB_OUT
1
PS8380A
07/17/00
21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
PI6C2504 Phase-Locked Loop Clock Driver with 4 Clock Outputs
Pin Functions
Pin Name CLK _IN FB_IN G FB_O UT Y[0:3] AVC C AGND VC C GND Pin No. 16 9 7 8 3,4,11,12 15 1 2, 6, 10 5, 13, 14 Type I I I O O Power Ground Power Ground D e s cription Reference Clock input. CLK _IN allows spread spectrum clock input. Feedback input. FB_IN provides the feedback signal to the internal PLL. O utput bank enable. When G is LO W, outputs Y[0:3] are disabled to a logic low state. Feedback output. FB_O UT is dedicated for external feedback. FB_O UT has an embedded series- damping resistor of the same value as the clock outputs Yx. C lock outputs. These outputs provide low- skew copies of CLK _IN Each output has an embedded series- damping resistor. Analog power supply. For test purposes, AVC C can be also used to bypass the PLL. When AVC C is strapped to ground, PLL is bypassed and CLK _IN is buffered directly to the device outputs. Analog ground. AGND provides the ground reference for the analog circuitry. Power supply. Ground
DC Specifications (Absolute maximum ratings over operating free-air temperature range)
Symbol VI VO IO_DC Power TSTG Parame te r Input voltage range Output voltage range DC output current Maximum power dissipation at TA = 55 C in still air Storage temperature 65
o
M in. 0.5
M ax. VCC +0.5 100 1.0 150
Units V mA W
oC
Note: Stress beyond those listed under absolute maximum ratings may cause permanent damage to the device.
Parame te r ICC CI CO
Te s t Conditions VI = VCC or GND; IO = 0(1) VI = VCC or GND VO =VCC or GND
VCC 3.6V 3.3V
M in.
Typ. 4 6
M ax. 10
Units A pF
Note: 1. Continuous Output Current
Recommended Operating Conditions
Symbol VC C VI H VI L VI TA S upply voltage High level input voltage Low level input voltage Input voltage O perating free- air temperature 0 0 Parame te r M in. 3.0 2.0 0.8 VC C 70 C M ax. 3.6 V Units
2
PS8380A
07/17/00
21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
PI6C2504 Phase-Locked Loop Clock Driver with 4 Clock Outputs
Electrical Characteristics
Symbol IO H
(Over recommended operating free-air temperature range Pull Up/Down Currents, VCC = 3.0V)
Parame te r Pull- up c urre nt
Condition VO U T = 2 . 4 V VO U T = 2 . 0 V VO U T = 0 . 8 V VO U T = 0 . 5 5 V
M in.
M ax. - 18 - 30
Units
IO L
Pull- d o wn c urre nt
25 17
mA
AC Specifications
Symbol FC L K DCYI
Timing requirements over recommended ranges of supply voltage and operating free-air temperature
Parame te r Clock frequency Input clock duty cycle Stabilization Time after power up
M in. 25 40
M ax. 80 60 1
Units MHz % ms
Switching Characteristics
Parame te r tphase error without jitter Jitter, cycle- to- cycle
(Over recommended ranges of supply voltage and operating free-air temperature, CL=30pF)
From (Input) CLK_IN at 100MHz and 66MHz At 100 MHz and 66 MHz Any Y or FB_OUT
To (Output) FB_IN Any Y or FB_OUT
VCC = 3.3V 0.3V, 0-70 C M in. 150 100 45 1.0 1.1 Typ. M ax. +150 +100 200 55
Units
ps
Skew, at 100 MHz and 66 MHz Duty cycle tr, rise- time, 0.4V to 2.0V tf, fall- time, 2.0V to 0.4V
% ns
Note: These switching parameters are guaranteed by design.
3
PS8380A
07/17/00
21098765432121098765432109876543210987654321210987654321098765432109876543212109876543210987654321098765432121098765432109876543210987654321
PI6C2504 Phase-Locked Loop Clock Driver with 4 Clock Outputs
Package Mechanical Information: 16-pin QSOP Package (Q).
Ordering Information
Orde ring Code PI6C2504Q Package Name Q 16 Package Type 16- pin Q SO P Ope rating Range Commercial
Pericom Semiconductor Corporation 2380 Bering Drive * San Jose, CA 95131 * 1-800-435-2336 * Fax (408) 435-1100 * http://www.pericom.com
4
PS8380A 07/17/00


▲Up To Search▲   

 
Price & Availability of PI6C2504Q

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X